pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. //#define PCILIB_FILE_IO
  2. #define _XOPEN_SOURCE 700
  3. #define _BSD_SOURCE
  4. #define _DEFAULT_SOURCE
  5. #define _POSIX_C_SOURCE 200809L
  6. #include <stdio.h>
  7. #include <string.h>
  8. #include <strings.h>
  9. #include <stdlib.h>
  10. #include <stdint.h>
  11. #include <fcntl.h>
  12. #include <unistd.h>
  13. #include <sys/ioctl.h>
  14. #include <sys/mman.h>
  15. #include <sys/types.h>
  16. #include <sys/stat.h>
  17. #include <arpa/inet.h>
  18. #include <errno.h>
  19. #include <assert.h>
  20. #include "pcilib.h"
  21. #include "pci.h"
  22. #include "tools.h"
  23. #include "error.h"
  24. #include "model.h"
  25. #include "plugin.h"
  26. #include "bar.h"
  27. #include "xml.h"
  28. #include "locking.h"
  29. static int pcilib_detect_model(pcilib_t *ctx, const char *model) {
  30. int i, j;
  31. const pcilib_model_description_t *model_info = NULL;
  32. const pcilib_board_info_t *board_info = pcilib_get_board_info(ctx);
  33. model_info = pcilib_find_plugin_model(ctx, board_info->vendor_id, board_info->device_id, model);
  34. if (model_info) {
  35. memcpy(&ctx->model_info, model_info, sizeof(pcilib_model_description_t));
  36. memcpy(&ctx->dma, model_info->dma, sizeof(pcilib_dma_description_t));
  37. ctx->model = strdup(model_info->name);
  38. } else if (model) {
  39. // If not found, check for DMA models
  40. for (i = 0; pcilib_dma[i].name; i++) {
  41. if (!strcasecmp(model, pcilib_dma[i].name))
  42. break;
  43. }
  44. if (pcilib_dma[i].api) {
  45. model_info = &ctx->model_info;
  46. memcpy(&ctx->dma, &pcilib_dma[i], sizeof(pcilib_dma_description_t));
  47. ctx->model_info.dma = &ctx->dma;
  48. }
  49. }
  50. // Precedens of register configuration: DMA/Event Initialization (top), XML, Event Description, DMA Description (least)
  51. if (model_info) {
  52. const pcilib_dma_description_t *dma = model_info->dma;
  53. if (dma) {
  54. if (dma->banks)
  55. pcilib_add_register_banks(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, dma->banks, NULL);
  56. if (dma->registers)
  57. pcilib_add_registers(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, dma->registers, NULL);
  58. if (dma->engines) {
  59. for (j = 0; dma->engines[j].addr_bits; j++);
  60. memcpy(ctx->engines, dma->engines, j * sizeof(pcilib_dma_engine_description_t));
  61. ctx->num_engines = j;
  62. } else
  63. ctx->dma.engines = ctx->engines;
  64. }
  65. if (model_info->protocols)
  66. pcilib_add_register_protocols(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->protocols, NULL);
  67. if (model_info->banks)
  68. pcilib_add_register_banks(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->banks, NULL);
  69. if (model_info->registers)
  70. pcilib_add_registers(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->registers, NULL);
  71. if (model_info->ranges)
  72. pcilib_add_register_ranges(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->ranges);
  73. }
  74. // Load XML registers
  75. // Check for all installed models
  76. // memcpy(&ctx->model_info, model, sizeof(pcilib_model_description_t));
  77. // how we reconcile the banks from event model and dma description? The banks specified in the DMA description should override corresponding banks of events...
  78. if (!model_info) {
  79. if ((model)&&(strcasecmp(model, "pci"))/*&&(no xml)*/)
  80. return PCILIB_ERROR_NOTFOUND;
  81. ctx->model = strdup("pci");
  82. }
  83. return 0;
  84. }
  85. pcilib_t *pcilib_open(const char *device, const char *model) {
  86. int err, xmlerr;
  87. pcilib_t *ctx = malloc(sizeof(pcilib_t));
  88. const pcilib_driver_version_t *drv_version;
  89. if (!model)
  90. model = getenv("PCILIB_MODEL");
  91. if (ctx) {
  92. memset(ctx, 0, sizeof(pcilib_t));
  93. ctx->pci_cfg_space_fd = -1;
  94. ctx->handle = open(device, O_RDWR);
  95. if (ctx->handle < 0) {
  96. pcilib_error("Error opening device (%s)", device);
  97. free(ctx);
  98. return NULL;
  99. }
  100. drv_version = pcilib_get_driver_version(ctx);
  101. if (!drv_version) {
  102. pcilib_error("Driver verification has failed (%s)", device);
  103. free(ctx);
  104. return NULL;
  105. }
  106. ctx->page_mask = pcilib_get_page_mask();
  107. if ((model)&&(!strcasecmp(model, "maintenance"))) {
  108. ctx->model = strdup("maintenance");
  109. return ctx;
  110. }
  111. err = pcilib_init_locking(ctx);
  112. if (err) {
  113. pcilib_error("Error (%i) initializing locking subsystem", err);
  114. pcilib_close(ctx);
  115. return NULL;
  116. }
  117. err = pcilib_init_py(ctx);
  118. if (err) {
  119. pcilib_warning("Error (%i) initializing python subsystem", err);
  120. pcilib_free_py(ctx);
  121. }
  122. ctx->alloc_reg = PCILIB_DEFAULT_REGISTER_SPACE;
  123. ctx->alloc_views = PCILIB_DEFAULT_VIEW_SPACE;
  124. ctx->alloc_units = PCILIB_DEFAULT_UNIT_SPACE;
  125. ctx->registers = (pcilib_register_description_t *)malloc(PCILIB_DEFAULT_REGISTER_SPACE * sizeof(pcilib_register_description_t));
  126. ctx->register_ctx = (pcilib_register_context_t *)malloc(PCILIB_DEFAULT_REGISTER_SPACE * sizeof(pcilib_register_context_t));
  127. ctx->views = (pcilib_view_description_t**)malloc(PCILIB_DEFAULT_VIEW_SPACE * sizeof(pcilib_view_description_t*));
  128. ctx->units = (pcilib_unit_description_t*)malloc(PCILIB_DEFAULT_UNIT_SPACE * sizeof(pcilib_unit_description_t));
  129. if ((!ctx->registers)||(!ctx->register_ctx)||(!ctx->views)||(!ctx->units)) {
  130. pcilib_error("Error allocating memory for register model");
  131. pcilib_close(ctx);
  132. return NULL;
  133. }
  134. memset(ctx->registers, 0, sizeof(pcilib_register_description_t));
  135. memset(ctx->units, 0, sizeof(pcilib_unit_t));
  136. memset(ctx->views, 0, sizeof(pcilib_view_t*));
  137. memset(ctx->banks, 0, sizeof(pcilib_register_bank_description_t));
  138. memset(ctx->ranges, 0, sizeof(pcilib_register_range_t));
  139. memset(ctx->register_ctx, 0, PCILIB_DEFAULT_REGISTER_SPACE * sizeof(pcilib_register_context_t));
  140. pcilib_add_register_protocols(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, pcilib_standard_register_protocols, NULL);
  141. pcilib_add_register_banks(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, pcilib_standard_register_banks, NULL);
  142. pcilib_add_registers(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, pcilib_standard_registers, NULL);
  143. err = pcilib_detect_model(ctx, model);
  144. if ((err)&&(err != PCILIB_ERROR_NOTFOUND)) {
  145. const pcilib_board_info_t *board_info = pcilib_get_board_info(ctx);
  146. if (board_info)
  147. pcilib_error("Error (%i) configuring model %s (%x:%x)", err, (model?model:""), board_info->vendor_id, board_info->device_id);
  148. else
  149. pcilib_error("Error (%i) configuring model %s", err, (model?model:""));
  150. pcilib_close(ctx);
  151. return NULL;
  152. }
  153. if (!ctx->model)
  154. ctx->model = strdup(model?model:"pci");
  155. err = pcilib_py_add_script_dir(ctx, NULL);
  156. if (err) {
  157. pcilib_warning("Error (%i) add script path to python path", err);
  158. pcilib_free_py(ctx);
  159. err = 0;
  160. }
  161. xmlerr = pcilib_init_xml(ctx, ctx->model);
  162. if ((xmlerr)&&(xmlerr != PCILIB_ERROR_NOTFOUND)) {
  163. pcilib_error("Error (%i) initializing XML subsystem for model %s", xmlerr, ctx->model);
  164. pcilib_close(ctx);
  165. return NULL;
  166. }
  167. // We have found neither standard model nor XML
  168. if ((err)&&(xmlerr)) {
  169. pcilib_error("The specified model (%s) is not available", model);
  170. pcilib_close(ctx);
  171. return NULL;
  172. }
  173. ctx->model_info.registers = ctx->registers;
  174. ctx->model_info.banks = ctx->banks;
  175. ctx->model_info.protocols = ctx->protocols;
  176. ctx->model_info.ranges = ctx->ranges;
  177. ctx->model_info.views = (const pcilib_view_description_t**)ctx->views;
  178. ctx->model_info.units = ctx->units;
  179. err = pcilib_init_register_banks(ctx);
  180. if (err) {
  181. pcilib_error("Error (%i) initializing regiser banks\n", err);
  182. pcilib_close(ctx);
  183. return NULL;
  184. }
  185. err = pcilib_init_event_engine(ctx);
  186. if (err) {
  187. pcilib_error("Error (%i) initializing event engine\n", err);
  188. pcilib_close(ctx);
  189. return NULL;
  190. }
  191. }
  192. return ctx;
  193. }
  194. const pcilib_driver_version_t *pcilib_get_driver_version(pcilib_t *ctx) {
  195. int ret;
  196. if (!ctx->driver_version.version) {
  197. ret = ioctl( ctx->handle, PCIDRIVER_IOC_VERSION, &ctx->driver_version );
  198. if (ret) {
  199. pcilib_error("PCIDRIVER_IOC_DRIVER_VERSION ioctl have failed");
  200. return NULL;
  201. }
  202. if (ctx->driver_version.interface != PCIDRIVER_INTERFACE_VERSION) {
  203. pcilib_error("Using pcilib (version: %u.%u.%u, driver interface: 0x%lx) with incompatible driver (version: %u.%u.%u, interface: 0x%lx)",
  204. PCILIB_VERSION_GET_MAJOR(PCILIB_VERSION),
  205. PCILIB_VERSION_GET_MINOR(PCILIB_VERSION),
  206. PCILIB_VERSION_GET_MICRO(PCILIB_VERSION),
  207. PCIDRIVER_INTERFACE_VERSION,
  208. PCILIB_VERSION_GET_MAJOR(ctx->driver_version.version),
  209. PCILIB_VERSION_GET_MINOR(ctx->driver_version.version),
  210. PCILIB_VERSION_GET_MICRO(ctx->driver_version.version),
  211. ctx->driver_version.interface
  212. );
  213. return NULL;
  214. }
  215. }
  216. return &ctx->driver_version;
  217. }
  218. const pcilib_board_info_t *pcilib_get_board_info(pcilib_t *ctx) {
  219. int ret;
  220. if (!ctx->board_info_ready) {
  221. ret = ioctl( ctx->handle, PCIDRIVER_IOC_PCI_INFO, &ctx->board_info );
  222. if (ret) {
  223. pcilib_error("PCIDRIVER_IOC_PCI_INFO ioctl have failed");
  224. return NULL;
  225. }
  226. ctx->board_info_ready = 1;
  227. }
  228. return &ctx->board_info;
  229. }
  230. pcilib_context_t *pcilib_get_implementation_context(pcilib_t *ctx) {
  231. return ctx->event_ctx;
  232. }
  233. void pcilib_close(pcilib_t *ctx) {
  234. pcilib_bar_t bar;
  235. if (ctx) {
  236. pcilib_dma_engine_t dma;
  237. const pcilib_model_description_t *model_info = pcilib_get_model_description(ctx);
  238. const pcilib_event_api_description_t *eapi = model_info->api;
  239. const pcilib_dma_api_description_t *dapi = ctx->dma.api;
  240. if ((eapi)&&(eapi->free)) eapi->free(ctx->event_ctx);
  241. if ((dapi)&&(dapi->free)) dapi->free(ctx->dma_ctx);
  242. for (dma = 0; dma < PCILIB_MAX_DMA_ENGINES; dma++) {
  243. if (ctx->dma_rlock[dma])
  244. pcilib_return_lock(ctx, PCILIB_LOCK_FLAGS_DEFAULT, ctx->dma_rlock[dma]);
  245. if (ctx->dma_wlock[dma])
  246. pcilib_return_lock(ctx, PCILIB_LOCK_FLAGS_DEFAULT, ctx->dma_wlock[dma]);
  247. }
  248. pcilib_free_register_banks(ctx, 0);
  249. if (ctx->event_plugin)
  250. pcilib_plugin_close(ctx->event_plugin);
  251. if (ctx->locks.kmem)
  252. pcilib_free_locking(ctx);
  253. if (ctx->kmem_list) {
  254. pcilib_warning("Not all kernel buffers are properly cleaned");
  255. while (ctx->kmem_list) {
  256. pcilib_free_kernel_memory(ctx, ctx->kmem_list, 0);
  257. }
  258. }
  259. for (bar = 0; bar < PCILIB_MAX_BARS; bar++) {
  260. if (ctx->bar_space[bar]) {
  261. char *ptr = ctx->bar_space[bar];
  262. ctx->bar_space[bar] = NULL;
  263. pcilib_unmap_bar(ctx, bar, ptr);
  264. }
  265. }
  266. if (ctx->pci_cfg_space_fd >= 0)
  267. close(ctx->pci_cfg_space_fd);
  268. if (ctx->units) {
  269. pcilib_clean_units(ctx, 0);
  270. free(ctx->units);
  271. }
  272. if (ctx->views) {
  273. pcilib_clean_views(ctx, 0);
  274. free(ctx->views);
  275. }
  276. pcilib_clean_registers(ctx, 0);
  277. if (ctx->register_ctx)
  278. free(ctx->register_ctx);
  279. if (ctx->registers)
  280. free(ctx->registers);
  281. if (ctx->model)
  282. free(ctx->model);
  283. pcilib_free_xml(ctx);
  284. pcilib_free_py(ctx);
  285. if (ctx->handle >= 0)
  286. close(ctx->handle);
  287. free(ctx);
  288. }
  289. }
  290. static int pcilib_update_pci_configuration_space(pcilib_t *ctx) {
  291. int err;
  292. int size;
  293. if (ctx->pci_cfg_space_fd < 0) {
  294. char fname[128];
  295. const pcilib_board_info_t *board_info = pcilib_get_board_info(ctx);
  296. if (!board_info) {
  297. pcilib_error("Failed to acquire board info");
  298. return PCILIB_ERROR_FAILED;
  299. }
  300. sprintf(fname, "/sys/bus/pci/devices/0000:%02x:%02x.%1x/config", board_info->bus, board_info->slot, board_info->func);
  301. ctx->pci_cfg_space_fd = open(fname, O_RDONLY);
  302. if (ctx->pci_cfg_space_fd < 0) {
  303. pcilib_error("Failed to open configuration space in %s", fname);
  304. return PCILIB_ERROR_FAILED;
  305. }
  306. } else {
  307. err = lseek(ctx->pci_cfg_space_fd, SEEK_SET, 0);
  308. if (err) {
  309. close(ctx->pci_cfg_space_fd);
  310. ctx->pci_cfg_space_fd = -1;
  311. return pcilib_update_pci_configuration_space(ctx);
  312. }
  313. }
  314. size = read(ctx->pci_cfg_space_fd, ctx->pci_cfg_space_cache, 256);
  315. if (size < 64) {
  316. if (size <= 0)
  317. pcilib_error("Failed to read PCI configuration from sysfs, errno: %i", errno);
  318. else
  319. pcilib_error("Failed to read PCI configuration from sysfs, only %zu bytes read (expected at least 64)", size);
  320. return PCILIB_ERROR_FAILED;
  321. }
  322. ctx->pci_cfg_space_size = size;
  323. return 0;
  324. }
  325. static uint32_t *pcilib_get_pci_capabilities(pcilib_t *ctx, int cap_id) {
  326. int err;
  327. uint32_t cap;
  328. uint8_t cap_offset; /**< Offset of capability in the configuration space */
  329. if (!ctx->pci_cfg_space_fd) {
  330. err = pcilib_update_pci_configuration_space(ctx);
  331. if (err) {
  332. pcilib_error("Error (%i) reading PCI configuration space", err);
  333. return NULL;
  334. }
  335. }
  336. // This is just a pointer to the first cap
  337. cap = ctx->pci_cfg_space_cache[(0x34>>2)];
  338. cap_offset = cap&0xFC;
  339. while ((cap_offset)&&(cap_offset < ctx->pci_cfg_space_size)) {
  340. cap = ctx->pci_cfg_space_cache[cap_offset>>2];
  341. if ((cap&0xFF) == cap_id)
  342. return &ctx->pci_cfg_space_cache[cap_offset>>2];
  343. cap_offset = (cap>>8)&0xFC;
  344. }
  345. return NULL;
  346. };
  347. static const uint32_t *pcilib_get_pcie_capabilities(pcilib_t *ctx) {
  348. if (ctx->pcie_capabilities)
  349. return ctx->pcie_capabilities;
  350. ctx->pcie_capabilities = pcilib_get_pci_capabilities(ctx, 0x10);
  351. return ctx->pcie_capabilities;
  352. }
  353. const pcilib_pcie_link_info_t *pcilib_get_pcie_link_info(pcilib_t *ctx) {
  354. int err;
  355. const uint32_t *cap;
  356. err = pcilib_update_pci_configuration_space(ctx);
  357. if (err) {
  358. pcilib_error("Error (%i) updating PCI configuration space", err);
  359. return NULL;
  360. }
  361. cap = pcilib_get_pcie_capabilities(ctx);
  362. if (!cap) return NULL;
  363. // Generally speaking this can be updated during the application life time
  364. ctx->link_info.max_payload = (cap[1] & 0x07) + 7;
  365. ctx->link_info.payload = ((cap[2] >> 5) & 0x07) + 7;
  366. ctx->link_info.link_speed = (cap[3]&0xF);
  367. ctx->link_info.link_width = (cap[3]&0x3F0) >> 4;
  368. ctx->link_info.max_link_speed = (cap[4]&0xF0000) >> 16;
  369. ctx->link_info.max_link_width = (cap[4]&0x3F00000) >> 20;
  370. return &ctx->link_info;
  371. }
  372. int pcilib_get_device_state(pcilib_t *ctx, pcilib_device_state_t *state) {
  373. int ret = ioctl( ctx->handle, PCIDRIVER_IOC_DEVICE_STATE, state);
  374. if (ret < 0) {
  375. pcilib_error("PCIDRIVER_IOC_DEVICE_STATE ioctl have failed");
  376. return PCILIB_ERROR_FAILED;
  377. }
  378. return 0;
  379. }
  380. int pcilib_set_dma_mask(pcilib_t *ctx, int mask) {
  381. if (ioctl(ctx->handle, PCIDRIVER_IOC_DMA_MASK, mask) < 0)
  382. return PCILIB_ERROR_FAILED;
  383. return 0;
  384. }
  385. int pcilib_set_mps(pcilib_t *ctx, int mps) {
  386. if (ioctl(ctx->handle, PCIDRIVER_IOC_MPS, mps) < 0)
  387. return PCILIB_ERROR_FAILED;
  388. return 0;
  389. }