pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. //#define PCILIB_FILE_IO
  2. #define _XOPEN_SOURCE 700
  3. #define _BSD_SOURCE
  4. #define _DEFAULT_SOURCE
  5. #define _POSIX_C_SOURCE 200809L
  6. #include <stdio.h>
  7. #include <string.h>
  8. #include <strings.h>
  9. #include <stdlib.h>
  10. #include <stdint.h>
  11. #include <fcntl.h>
  12. #include <unistd.h>
  13. #include <sys/ioctl.h>
  14. #include <sys/mman.h>
  15. #include <sys/types.h>
  16. #include <sys/stat.h>
  17. #include <arpa/inet.h>
  18. #include <errno.h>
  19. #include <assert.h>
  20. #include "pcilib.h"
  21. #include "pci.h"
  22. #include "tools.h"
  23. #include "error.h"
  24. #include "model.h"
  25. #include "plugin.h"
  26. #include "bar.h"
  27. #include "xml.h"
  28. #include "locking.h"
  29. static int pcilib_detect_model(pcilib_t *ctx, const char *model) {
  30. int i, j;
  31. const pcilib_model_description_t *model_info = NULL;
  32. const pcilib_board_info_t *board_info = pcilib_get_board_info(ctx);
  33. model_info = pcilib_find_plugin_model(ctx, board_info->vendor_id, board_info->device_id, model);
  34. if (model_info) {
  35. memcpy(&ctx->model_info, model_info, sizeof(pcilib_model_description_t));
  36. memcpy(&ctx->dma, model_info->dma, sizeof(pcilib_dma_description_t));
  37. ctx->model = strdup(model_info->name);
  38. } else if (model) {
  39. // If not found, check for DMA models
  40. for (i = 0; pcilib_dma[i].name; i++) {
  41. if (!strcasecmp(model, pcilib_dma[i].name))
  42. break;
  43. }
  44. if (pcilib_dma[i].api) {
  45. model_info = &ctx->model_info;
  46. memcpy(&ctx->dma, &pcilib_dma[i], sizeof(pcilib_dma_description_t));
  47. ctx->model_info.dma = &ctx->dma;
  48. }
  49. }
  50. // Precedens of register configuration: DMA/Event Initialization (top), XML, Event Description, DMA Description (least)
  51. if (model_info) {
  52. const pcilib_dma_description_t *dma = model_info->dma;
  53. if (dma) {
  54. if (dma->banks)
  55. pcilib_add_register_banks(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, dma->banks, NULL);
  56. if (dma->registers)
  57. pcilib_add_registers(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, dma->registers, NULL);
  58. if (dma->engines) {
  59. for (j = 0; dma->engines[j].addr_bits; j++);
  60. memcpy(ctx->engines, dma->engines, j * sizeof(pcilib_dma_engine_description_t));
  61. ctx->num_engines = j;
  62. } else
  63. ctx->dma.engines = ctx->engines;
  64. }
  65. if (model_info->protocols)
  66. pcilib_add_register_protocols(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->protocols, NULL);
  67. if (model_info->banks)
  68. pcilib_add_register_banks(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->banks, NULL);
  69. if (model_info->registers)
  70. pcilib_add_registers(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->registers, NULL);
  71. if (model_info->ranges)
  72. pcilib_add_register_ranges(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, model_info->ranges);
  73. }
  74. // Load XML registers
  75. // Check for all installed models
  76. // memcpy(&ctx->model_info, model, sizeof(pcilib_model_description_t));
  77. // how we reconcile the banks from event model and dma description? The banks specified in the DMA description should override corresponding banks of events...
  78. if (!model_info) {
  79. if ((model)&&(strcasecmp(model, "pci"))/*&&(no xml)*/)
  80. return PCILIB_ERROR_NOTFOUND;
  81. ctx->model = strdup("pci");
  82. }
  83. return 0;
  84. }
  85. pcilib_t *pcilib_open(const char *device, const char *model) {
  86. int err, xmlerr;
  87. pcilib_t *ctx = malloc(sizeof(pcilib_t));
  88. if (!model)
  89. model = getenv("PCILIB_MODEL");
  90. if (ctx) {
  91. memset(ctx, 0, sizeof(pcilib_t));
  92. ctx->pci_cfg_space_fd = -1;
  93. ctx->handle = open(device, O_RDWR);
  94. if (ctx->handle < 0) {
  95. pcilib_error("Error opening device (%s)", device);
  96. free(ctx);
  97. return NULL;
  98. }
  99. ctx->page_mask = (uintptr_t)-1;
  100. if ((model)&&(!strcasecmp(model, "maintenance"))) {
  101. ctx->model = strdup("maintenance");
  102. return ctx;
  103. }
  104. err = pcilib_init_locking(ctx);
  105. if (err) {
  106. pcilib_error("Error (%i) initializing locking subsystem", err);
  107. pcilib_close(ctx);
  108. return NULL;
  109. }
  110. err = pcilib_init_py(ctx);
  111. if (err) {
  112. pcilib_error("Error (%i) initializing python subsystem", err);
  113. pcilib_close(ctx);
  114. return NULL;
  115. }
  116. ctx->alloc_reg = PCILIB_DEFAULT_REGISTER_SPACE;
  117. ctx->alloc_views = PCILIB_DEFAULT_VIEW_SPACE;
  118. ctx->alloc_units = PCILIB_DEFAULT_UNIT_SPACE;
  119. ctx->registers = (pcilib_register_description_t *)malloc(PCILIB_DEFAULT_REGISTER_SPACE * sizeof(pcilib_register_description_t));
  120. ctx->register_ctx = (pcilib_register_context_t *)malloc(PCILIB_DEFAULT_REGISTER_SPACE * sizeof(pcilib_register_context_t));
  121. ctx->views = (pcilib_view_description_t**)malloc(PCILIB_DEFAULT_VIEW_SPACE * sizeof(pcilib_view_description_t*));
  122. ctx->units = (pcilib_unit_description_t*)malloc(PCILIB_DEFAULT_UNIT_SPACE * sizeof(pcilib_unit_description_t));
  123. if ((!ctx->registers)||(!ctx->register_ctx)||(!ctx->views)||(!ctx->units)) {
  124. pcilib_error("Error allocating memory for register model");
  125. pcilib_close(ctx);
  126. return NULL;
  127. }
  128. memset(ctx->registers, 0, sizeof(pcilib_register_description_t));
  129. memset(ctx->units, 0, sizeof(pcilib_unit_t));
  130. memset(ctx->views, 0, sizeof(pcilib_view_t*));
  131. memset(ctx->banks, 0, sizeof(pcilib_register_bank_description_t));
  132. memset(ctx->ranges, 0, sizeof(pcilib_register_range_t));
  133. memset(ctx->register_ctx, 0, PCILIB_DEFAULT_REGISTER_SPACE * sizeof(pcilib_register_context_t));
  134. pcilib_add_register_protocols(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, pcilib_standard_register_protocols, NULL);
  135. pcilib_add_register_banks(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, pcilib_standard_register_banks, NULL);
  136. pcilib_add_registers(ctx, PCILIB_MODEL_MODIFICATON_FLAGS_DEFAULT, 0, pcilib_standard_registers, NULL);
  137. err = pcilib_detect_model(ctx, model);
  138. if ((err)&&(err != PCILIB_ERROR_NOTFOUND)) {
  139. const pcilib_board_info_t *board_info = pcilib_get_board_info(ctx);
  140. if (board_info)
  141. pcilib_error("Error (%i) configuring model %s (%x:%x)", err, (model?model:""), board_info->vendor_id, board_info->device_id);
  142. else
  143. pcilib_error("Error (%i) configuring model %s", err, (model?model:""));
  144. pcilib_close(ctx);
  145. return NULL;
  146. }
  147. if (!ctx->model)
  148. ctx->model = strdup(model?model:"pci");
  149. xmlerr = pcilib_init_xml(ctx, ctx->model);
  150. if ((xmlerr)&&(xmlerr != PCILIB_ERROR_NOTFOUND)) {
  151. pcilib_error("Error (%i) initializing XML subsystem for model %s", xmlerr, ctx->model);
  152. pcilib_close(ctx);
  153. return NULL;
  154. }
  155. // We have found neither standard model nor XML
  156. if ((err)&&(xmlerr)) {
  157. pcilib_error("The specified model (%s) is not available", model);
  158. pcilib_close(ctx);
  159. return NULL;
  160. }
  161. ctx->model_info.registers = ctx->registers;
  162. ctx->model_info.banks = ctx->banks;
  163. ctx->model_info.protocols = ctx->protocols;
  164. ctx->model_info.ranges = ctx->ranges;
  165. ctx->model_info.views = (const pcilib_view_description_t**)ctx->views;
  166. ctx->model_info.units = ctx->units;
  167. err = pcilib_init_register_banks(ctx);
  168. if (err) {
  169. pcilib_error("Error (%i) initializing regiser banks\n", err);
  170. pcilib_close(ctx);
  171. return NULL;
  172. }
  173. err = pcilib_init_event_engine(ctx);
  174. if (err) {
  175. pcilib_error("Error (%i) initializing event engine\n", err);
  176. pcilib_close(ctx);
  177. return NULL;
  178. }
  179. }
  180. return ctx;
  181. }
  182. const pcilib_board_info_t *pcilib_get_board_info(pcilib_t *ctx) {
  183. int ret;
  184. if (ctx->page_mask == (uintptr_t)-1) {
  185. ret = ioctl( ctx->handle, PCIDRIVER_IOC_PCI_INFO, &ctx->board_info );
  186. if (ret) {
  187. pcilib_error("PCIDRIVER_IOC_PCI_INFO ioctl have failed");
  188. return NULL;
  189. }
  190. ctx->page_mask = pcilib_get_page_mask();
  191. }
  192. return &ctx->board_info;
  193. }
  194. pcilib_context_t *pcilib_get_implementation_context(pcilib_t *ctx) {
  195. return ctx->event_ctx;
  196. }
  197. void pcilib_close(pcilib_t *ctx) {
  198. pcilib_bar_t bar;
  199. if (ctx) {
  200. pcilib_dma_engine_t dma;
  201. const pcilib_model_description_t *model_info = pcilib_get_model_description(ctx);
  202. const pcilib_event_api_description_t *eapi = model_info->api;
  203. const pcilib_dma_api_description_t *dapi = ctx->dma.api;
  204. if ((eapi)&&(eapi->free)) eapi->free(ctx->event_ctx);
  205. if ((dapi)&&(dapi->free)) dapi->free(ctx->dma_ctx);
  206. for (dma = 0; dma < PCILIB_MAX_DMA_ENGINES; dma++) {
  207. if (ctx->dma_rlock[dma])
  208. pcilib_return_lock(ctx, PCILIB_LOCK_FLAGS_DEFAULT, ctx->dma_rlock[dma]);
  209. if (ctx->dma_wlock[dma])
  210. pcilib_return_lock(ctx, PCILIB_LOCK_FLAGS_DEFAULT, ctx->dma_wlock[dma]);
  211. }
  212. pcilib_free_register_banks(ctx, 0);
  213. if (ctx->event_plugin)
  214. pcilib_plugin_close(ctx->event_plugin);
  215. pcilib_free_py(ctx);
  216. if (ctx->locks.kmem)
  217. pcilib_free_locking(ctx);
  218. if (ctx->kmem_list) {
  219. pcilib_warning("Not all kernel buffers are properly cleaned");
  220. while (ctx->kmem_list) {
  221. pcilib_free_kernel_memory(ctx, ctx->kmem_list, 0);
  222. }
  223. }
  224. for (bar = 0; bar < PCILIB_MAX_BARS; bar++) {
  225. if (ctx->bar_space[bar]) {
  226. char *ptr = ctx->bar_space[bar];
  227. ctx->bar_space[bar] = NULL;
  228. pcilib_unmap_bar(ctx, bar, ptr);
  229. }
  230. }
  231. if (ctx->pci_cfg_space_fd >= 0)
  232. close(ctx->pci_cfg_space_fd);
  233. if (ctx->units) {
  234. pcilib_clean_units(ctx, 0);
  235. free(ctx->units);
  236. }
  237. if (ctx->views) {
  238. pcilib_clean_views(ctx, 0);
  239. free(ctx->views);
  240. }
  241. pcilib_clean_registers(ctx, 0);
  242. if (ctx->register_ctx)
  243. free(ctx->register_ctx);
  244. if (ctx->registers)
  245. free(ctx->registers);
  246. if (ctx->model)
  247. free(ctx->model);
  248. pcilib_free_xml(ctx);
  249. if (ctx->handle >= 0)
  250. close(ctx->handle);
  251. free(ctx);
  252. }
  253. }
  254. static int pcilib_update_pci_configuration_space(pcilib_t *ctx) {
  255. int err;
  256. int size;
  257. if (ctx->pci_cfg_space_fd < 0) {
  258. char fname[128];
  259. const pcilib_board_info_t *board_info = pcilib_get_board_info(ctx);
  260. if (!board_info) {
  261. pcilib_error("Failed to acquire board info");
  262. return PCILIB_ERROR_FAILED;
  263. }
  264. sprintf(fname, "/sys/bus/pci/devices/0000:%02x:%02x.%1x/config", board_info->bus, board_info->slot, board_info->func);
  265. ctx->pci_cfg_space_fd = open(fname, O_RDONLY);
  266. if (ctx->pci_cfg_space_fd < 0) {
  267. pcilib_error("Failed to open configuration space in %s", fname);
  268. return PCILIB_ERROR_FAILED;
  269. }
  270. } else {
  271. err = lseek(ctx->pci_cfg_space_fd, SEEK_SET, 0);
  272. if (err) {
  273. close(ctx->pci_cfg_space_fd);
  274. ctx->pci_cfg_space_fd = -1;
  275. return pcilib_update_pci_configuration_space(ctx);
  276. }
  277. }
  278. size = read(ctx->pci_cfg_space_fd, ctx->pci_cfg_space_cache, 256);
  279. if (size < 64) {
  280. if (size <= 0)
  281. pcilib_error("Failed to read PCI configuration from sysfs, errno: %i", errno);
  282. else
  283. pcilib_error("Failed to read PCI configuration from sysfs, only %zu bytes read (expected at least 64)", size);
  284. return PCILIB_ERROR_FAILED;
  285. }
  286. ctx->pci_cfg_space_size = size;
  287. return 0;
  288. }
  289. static uint32_t *pcilib_get_pci_capabilities(pcilib_t *ctx, int cap_id) {
  290. int err;
  291. uint32_t cap;
  292. uint8_t cap_offset; /**< Offset of capability in the configuration space */
  293. if (!ctx->pci_cfg_space_fd) {
  294. err = pcilib_update_pci_configuration_space(ctx);
  295. if (err) {
  296. pcilib_error("Error (%i) reading PCI configuration space", err);
  297. return NULL;
  298. }
  299. }
  300. // This is just a pointer to the first cap
  301. cap = ctx->pci_cfg_space_cache[(0x34>>2)];
  302. cap_offset = cap&0xFC;
  303. while ((cap_offset)&&(cap_offset < ctx->pci_cfg_space_size)) {
  304. cap = ctx->pci_cfg_space_cache[cap_offset>>2];
  305. if ((cap&0xFF) == cap_id)
  306. return &ctx->pci_cfg_space_cache[cap_offset>>2];
  307. cap_offset = (cap>>8)&0xFC;
  308. }
  309. return NULL;
  310. };
  311. static const uint32_t *pcilib_get_pcie_capabilities(pcilib_t *ctx) {
  312. if (ctx->pcie_capabilities)
  313. return ctx->pcie_capabilities;
  314. ctx->pcie_capabilities = pcilib_get_pci_capabilities(ctx, 0x10);
  315. return ctx->pcie_capabilities;
  316. }
  317. const pcilib_pcie_link_info_t *pcilib_get_pcie_link_info(pcilib_t *ctx) {
  318. int err;
  319. const uint32_t *cap;
  320. err = pcilib_update_pci_configuration_space(ctx);
  321. if (err) {
  322. pcilib_error("Error (%i) updating PCI configuration space", err);
  323. return NULL;
  324. }
  325. cap = pcilib_get_pcie_capabilities(ctx);
  326. if (!cap) return NULL;
  327. // Generally speaking this can be updated during the application life time
  328. ctx->link_info.max_payload = (cap[1] & 0x07) + 7;
  329. ctx->link_info.payload = ((cap[2] >> 5) & 0x07) + 7;
  330. ctx->link_info.link_speed = (cap[3]&0xF);
  331. ctx->link_info.link_width = (cap[3]&0x3F0) >> 4;
  332. ctx->link_info.max_link_speed = (cap[4]&0xF0000) >> 16;
  333. ctx->link_info.max_link_width = (cap[4]&0x3F00000) >> 20;
  334. return &ctx->link_info;
  335. }