dma.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. #include <stdio.h>
  2. #include <string.h>
  3. #include <strings.h>
  4. #include <stdlib.h>
  5. #include <stdint.h>
  6. #include <stdarg.h>
  7. #include <fcntl.h>
  8. #include <unistd.h>
  9. #include <sys/ioctl.h>
  10. #include <sys/mman.h>
  11. #include <arpa/inet.h>
  12. #include <sys/time.h>
  13. #include <errno.h>
  14. #include <assert.h>
  15. #include "error.h"
  16. #include "pcilib.h"
  17. #include "pci.h"
  18. #include "dma.h"
  19. const pcilib_dma_description_t *pcilib_get_dma_description(pcilib_t *ctx) {
  20. int err;
  21. err = pcilib_init_dma(ctx);
  22. if (err) {
  23. pcilib_error("Error (%i) while initializing DMA", err);
  24. return NULL;
  25. }
  26. if (!ctx->dma_ctx) return NULL;
  27. return &ctx->dma;
  28. }
  29. pcilib_dma_engine_t pcilib_find_dma_by_addr(pcilib_t *ctx, pcilib_dma_direction_t direction, pcilib_dma_engine_addr_t dma) {
  30. pcilib_dma_engine_t i;
  31. const pcilib_dma_description_t *dma_info = pcilib_get_dma_description(ctx);
  32. if (!dma_info) {
  33. pcilib_error("DMA Engine is not configured in the current model");
  34. return PCILIB_ERROR_NOTSUPPORTED;
  35. }
  36. for (i = 0; dma_info->engines[i].addr_bits; i++) {
  37. if ((dma_info->engines[i].addr == dma)&&((dma_info->engines[i].direction&direction)==direction)) break;
  38. }
  39. if (dma_info->engines[i].addr_bits) return i;
  40. return PCILIB_DMA_ENGINE_INVALID;
  41. }
  42. pcilib_dma_engine_t pcilib_add_dma_engine(pcilib_t *ctx, pcilib_dma_engine_description_t *desc) {
  43. pcilib_dma_engine_t engine = ctx->num_engines++;
  44. memcpy (&ctx->engines[engine], desc, sizeof(pcilib_dma_engine_description_t));
  45. return engine;
  46. }
  47. int pcilib_init_dma(pcilib_t *ctx) {
  48. int err;
  49. pcilib_dma_context_t *dma_ctx = NULL;
  50. const pcilib_model_description_t *model_info = pcilib_get_model_description(ctx);
  51. if (ctx->dma_ctx)
  52. return 0;
  53. if ((ctx->event_ctx)&&(model_info->api)&&(model_info->api->init_dma)) {
  54. err = pcilib_init_register_banks(ctx);
  55. if (err) {
  56. pcilib_error("Error (%i) while initializing register banks", err);
  57. return err;
  58. }
  59. dma_ctx = model_info->api->init_dma(ctx->event_ctx);
  60. } else if ((ctx->dma.api)&&(ctx->dma.api->init)) {
  61. err = pcilib_init_register_banks(ctx);
  62. if (err) {
  63. pcilib_error("Error (%i) while initializing register banks", err);
  64. return err;
  65. }
  66. dma_ctx = ctx->dma.api->init(ctx, (ctx->dma.model?ctx->dma.model:ctx->model), ctx->dma.args);
  67. }
  68. if (dma_ctx) {
  69. dma_ctx->pcilib = ctx;
  70. // DS: parameters?
  71. ctx->dma_ctx = dma_ctx;
  72. }
  73. return 0;
  74. }
  75. int pcilib_start_dma(pcilib_t *ctx, pcilib_dma_engine_t dma, pcilib_dma_flags_t flags) {
  76. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  77. if (!info) {
  78. pcilib_error("DMA is not supported by the device");
  79. return PCILIB_ERROR_NOTSUPPORTED;
  80. }
  81. if (!info->api) {
  82. pcilib_error("DMA Engine is not configured in the current model");
  83. return PCILIB_ERROR_NOTAVAILABLE;
  84. }
  85. if (!info->api->start_dma) {
  86. return 0;
  87. }
  88. return info->api->start_dma(ctx->dma_ctx, dma, flags);
  89. }
  90. int pcilib_stop_dma(pcilib_t *ctx, pcilib_dma_engine_t dma, pcilib_dma_flags_t flags) {
  91. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  92. if (!info) {
  93. pcilib_error("DMA is not supported by the device");
  94. return PCILIB_ERROR_NOTSUPPORTED;
  95. }
  96. if (!info->api) {
  97. pcilib_error("DMA Engine is not configured in the current model");
  98. return PCILIB_ERROR_NOTAVAILABLE;
  99. }
  100. if (!info->api->stop_dma) {
  101. return 0;
  102. }
  103. return info->api->stop_dma(ctx->dma_ctx, dma, flags);
  104. }
  105. int pcilib_enable_irq(pcilib_t *ctx, pcilib_irq_type_t irq_type, pcilib_dma_flags_t flags) {
  106. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  107. if ((!info)||(!info->api)||(!info->api->enable_irq)) return 0;
  108. return info->api->enable_irq(ctx->dma_ctx, irq_type, flags);
  109. }
  110. int pcilib_disable_irq(pcilib_t *ctx, pcilib_dma_flags_t flags) {
  111. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  112. if ((!info)||(!info->api)||(!info->api->disable_irq)) return 0;
  113. return info->api->disable_irq(ctx->dma_ctx, flags);
  114. }
  115. int pcilib_acknowledge_irq(pcilib_t *ctx, pcilib_irq_type_t irq_type, pcilib_irq_source_t irq_source) {
  116. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  117. if ((!info)||(!info->api)||(!info->api->acknowledge_irq)) return 0;
  118. return info->api->acknowledge_irq(ctx->dma_ctx, irq_type, irq_source);
  119. }
  120. typedef struct {
  121. size_t size;
  122. void *data;
  123. size_t pos;
  124. pcilib_dma_flags_t flags;
  125. } pcilib_dma_read_callback_context_t;
  126. static int pcilib_dma_read_callback(void *arg, pcilib_dma_flags_t flags, size_t bufsize, void *buf) {
  127. pcilib_dma_read_callback_context_t *ctx = (pcilib_dma_read_callback_context_t*)arg;
  128. if (ctx->pos + bufsize > ctx->size) {
  129. if ((ctx->flags&PCILIB_DMA_FLAG_IGNORE_ERRORS) == 0)
  130. pcilib_error("Buffer size (%li) is not large enough for DMA packet, at least %li bytes is required", ctx->size, ctx->pos + bufsize);
  131. return -PCILIB_ERROR_TOOBIG;
  132. }
  133. memcpy(ctx->data + ctx->pos, buf, bufsize);
  134. ctx->pos += bufsize;
  135. if (flags & PCILIB_DMA_FLAG_EOP) {
  136. if ((ctx->pos < ctx->size)&&(ctx->flags&PCILIB_DMA_FLAG_MULTIPACKET)) {
  137. if (ctx->flags&PCILIB_DMA_FLAG_WAIT) return PCILIB_STREAMING_WAIT;
  138. else return PCILIB_STREAMING_CONTINUE;
  139. }
  140. return PCILIB_STREAMING_STOP;
  141. }
  142. return PCILIB_STREAMING_REQ_FRAGMENT;
  143. }
  144. static int pcilib_dma_skip_callback(void *arg, pcilib_dma_flags_t flags, size_t bufsize, void *buf) {
  145. struct timeval *tv = (struct timeval*)arg;
  146. struct timeval cur;
  147. if (tv) {
  148. gettimeofday(&cur, NULL);
  149. if ((cur.tv_sec > tv->tv_sec)||((cur.tv_sec == tv->tv_sec)&&(cur.tv_usec > tv->tv_usec))) return PCILIB_STREAMING_STOP;
  150. }
  151. return PCILIB_STREAMING_REQ_PACKET;
  152. }
  153. int pcilib_stream_dma(pcilib_t *ctx, pcilib_dma_engine_t dma, uintptr_t addr, size_t size, pcilib_dma_flags_t flags, pcilib_timeout_t timeout, pcilib_dma_callback_t cb, void *cbattr) {
  154. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  155. if (!info) {
  156. pcilib_error("DMA is not supported by the device");
  157. return PCILIB_ERROR_NOTSUPPORTED;
  158. }
  159. if (!info->api) {
  160. pcilib_error("DMA Engine is not configured in the current model");
  161. return PCILIB_ERROR_NOTAVAILABLE;
  162. }
  163. if (!info->api->stream) {
  164. pcilib_error("The DMA read is not supported by configured DMA engine");
  165. return PCILIB_ERROR_NOTSUPPORTED;
  166. }
  167. // DS: We should check we are not going outside of allocated engine space
  168. if (!info->engines[dma].addr_bits) {
  169. pcilib_error("The DMA engine (%i) is not supported by device", dma);
  170. return PCILIB_ERROR_NOTAVAILABLE;
  171. }
  172. if ((info->engines[dma].direction&PCILIB_DMA_FROM_DEVICE) == 0) {
  173. pcilib_error("The selected engine (%i) is S2C-only and does not support reading", dma);
  174. return PCILIB_ERROR_NOTSUPPORTED;
  175. }
  176. return info->api->stream(ctx->dma_ctx, dma, addr, size, flags, timeout, cb, cbattr);
  177. }
  178. int pcilib_read_dma_custom(pcilib_t *ctx, pcilib_dma_engine_t dma, uintptr_t addr, size_t size, pcilib_dma_flags_t flags, pcilib_timeout_t timeout, void *buf, size_t *read_bytes) {
  179. int err;
  180. pcilib_dma_read_callback_context_t opts = {
  181. size, buf, 0, flags
  182. };
  183. err = pcilib_stream_dma(ctx, dma, addr, size, flags, timeout, pcilib_dma_read_callback, &opts);
  184. if (read_bytes) *read_bytes = opts.pos;
  185. return err;
  186. }
  187. int pcilib_read_dma(pcilib_t *ctx, pcilib_dma_engine_t dma, uintptr_t addr, size_t size, void *buf, size_t *read_bytes) {
  188. int err;
  189. pcilib_dma_read_callback_context_t opts = {
  190. size, buf, 0, 0
  191. };
  192. err = pcilib_stream_dma(ctx, dma, addr, size, PCILIB_DMA_FLAGS_DEFAULT, PCILIB_DMA_TIMEOUT, pcilib_dma_read_callback, &opts);
  193. if (read_bytes) *read_bytes = opts.pos;
  194. return err;
  195. }
  196. int pcilib_skip_dma(pcilib_t *ctx, pcilib_dma_engine_t dma) {
  197. int err;
  198. struct timeval tv, cur;
  199. gettimeofday(&tv, NULL);
  200. tv.tv_usec += PCILIB_DMA_SKIP_TIMEOUT;
  201. tv.tv_sec += tv.tv_usec / 1000000;
  202. tv.tv_usec += tv.tv_usec % 1000000;
  203. do {
  204. // IMMEDIATE timeout is not working properly, so default is set
  205. err = pcilib_stream_dma(ctx, dma, 0, 0, PCILIB_DMA_FLAGS_DEFAULT, PCILIB_DMA_TIMEOUT, pcilib_dma_skip_callback, &tv);
  206. gettimeofday(&cur, NULL);
  207. } while ((!err)&&((cur.tv_sec < tv.tv_sec)||((cur.tv_sec == tv.tv_sec)&&(cur.tv_usec < tv.tv_usec))));
  208. if ((cur.tv_sec > tv.tv_sec)||((cur.tv_sec == tv.tv_sec)&&(cur.tv_usec > tv.tv_usec))) return PCILIB_ERROR_TIMEOUT;
  209. return 0;
  210. }
  211. int pcilib_push_dma(pcilib_t *ctx, pcilib_dma_engine_t dma, uintptr_t addr, size_t size, pcilib_dma_flags_t flags, pcilib_timeout_t timeout, void *buf, size_t *written) {
  212. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  213. if (!info) {
  214. pcilib_error("DMA is not supported by the device");
  215. return PCILIB_ERROR_NOTSUPPORTED;
  216. }
  217. if (!info->api) {
  218. pcilib_error("DMA Engine is not configured in the current model");
  219. return PCILIB_ERROR_NOTAVAILABLE;
  220. }
  221. if (!info->api->push) {
  222. pcilib_error("The DMA write is not supported by configured DMA engine");
  223. return PCILIB_ERROR_NOTSUPPORTED;
  224. }
  225. // DS: We should check we don't exceed allocated engine range
  226. if (!info->engines[dma].addr_bits) {
  227. pcilib_error("The DMA engine (%i) is not supported by device", dma);
  228. return PCILIB_ERROR_NOTAVAILABLE;
  229. }
  230. if ((info->engines[dma].direction&PCILIB_DMA_TO_DEVICE) == 0) {
  231. pcilib_error("The selected engine (%i) is C2S-only and does not support writes", dma);
  232. return PCILIB_ERROR_NOTSUPPORTED;
  233. }
  234. return info->api->push(ctx->dma_ctx, dma, addr, size, flags, timeout, buf, written);
  235. }
  236. int pcilib_write_dma(pcilib_t *ctx, pcilib_dma_engine_t dma, uintptr_t addr, size_t size, void *buf, size_t *written_bytes) {
  237. return pcilib_push_dma(ctx, dma, addr, size, PCILIB_DMA_FLAG_EOP|PCILIB_DMA_FLAG_WAIT, PCILIB_DMA_TIMEOUT, buf, written_bytes);
  238. }
  239. double pcilib_benchmark_dma(pcilib_t *ctx, pcilib_dma_engine_addr_t dma, uintptr_t addr, size_t size, size_t iterations, pcilib_dma_direction_t direction) {
  240. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  241. if (!info) {
  242. pcilib_error("DMA is not supported by the device");
  243. return 0;
  244. }
  245. if (!info->api) {
  246. pcilib_error("DMA Engine is not configured in the current model");
  247. return -1;
  248. }
  249. if (!info->api->benchmark) {
  250. pcilib_error("The DMA benchmark is not supported by configured DMA engine");
  251. return -1;
  252. }
  253. return info->api->benchmark(ctx->dma_ctx, dma, addr, size, iterations, direction);
  254. }
  255. int pcilib_get_dma_status(pcilib_t *ctx, pcilib_dma_engine_t dma, pcilib_dma_engine_status_t *status, size_t n_buffers, pcilib_dma_buffer_status_t *buffers) {
  256. const pcilib_dma_description_t *info = pcilib_get_dma_description(ctx);
  257. if (!info) {
  258. pcilib_error("DMA is not supported by the device");
  259. return 0;
  260. }
  261. if (!info->api) {
  262. pcilib_error("DMA Engine is not configured in the current model");
  263. return -1;
  264. }
  265. if (!info->api->status) {
  266. memset(status, 0, sizeof(pcilib_dma_engine_status_t));
  267. return -1;
  268. }
  269. // DS: We should check we don't exceed allocated engine range
  270. if (!info->engines[dma].addr_bits) {
  271. pcilib_error("The DMA engine (%i) is not supported by device", dma);
  272. return -1;
  273. }
  274. return info->api->status(ctx->dma_ctx, dma, status, n_buffers, buffers);
  275. }