nwl_irq.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. #include <stdio.h>
  2. #include <stdlib.h>
  3. #include <string.h>
  4. #include <unistd.h>
  5. #include <sys/time.h>
  6. #include "pcilib.h"
  7. #include "pci.h"
  8. #include "error.h"
  9. #include "tools.h"
  10. #include "nwl_private.h"
  11. #include "nwl_defines.h"
  12. int dma_nwl_init_irq(nwl_dma_t *ctx, uint32_t val) {
  13. if (val&(DMA_INT_ENABLE|DMA_USER_INT_ENABLE)) {
  14. if (val&DMA_INT_ENABLE) ctx->irq_preserve |= PCILIB_DMA_IRQ;
  15. if (val&DMA_USER_INT_ENABLE) ctx->irq_preserve |= PCILIB_EVENT_IRQ;
  16. }
  17. ctx->irq_started = 1;
  18. return 0;
  19. }
  20. int dma_nwl_free_irq(nwl_dma_t *ctx) {
  21. if (ctx->irq_started) {
  22. dma_nwl_disable_irq((pcilib_dma_context_t*)ctx, 0);
  23. if (ctx->irq_preserve) dma_nwl_enable_irq((pcilib_dma_context_t*)ctx, ctx->irq_preserve, 0);
  24. ctx->irq_enabled = 0;
  25. ctx->irq_started = 0;
  26. }
  27. return 0;
  28. }
  29. int dma_nwl_enable_irq(pcilib_dma_context_t *vctx, pcilib_irq_type_t type, pcilib_dma_flags_t flags) {
  30. uint32_t val;
  31. nwl_dma_t *ctx = (nwl_dma_t*)vctx;
  32. if (flags&PCILIB_DMA_FLAG_PERSISTENT) ctx->irq_preserve |= type;
  33. if ((ctx->irq_enabled&type) == type) return 0;
  34. type |= ctx->irq_enabled;
  35. nwl_read_register(val, ctx, ctx->base_addr, REG_DMA_CTRL_STATUS);
  36. if (!ctx->irq_started) dma_nwl_init_irq(ctx, val);
  37. val &= ~(DMA_INT_ENABLE|DMA_USER_INT_ENABLE);
  38. nwl_write_register(val, ctx, ctx->base_addr, REG_DMA_CTRL_STATUS);
  39. pcilib_clear_irq(ctx->dmactx.pcilib, NWL_DMA_IRQ_SOURCE);
  40. if (type & PCILIB_DMA_IRQ) val |= DMA_INT_ENABLE;
  41. if (type & PCILIB_EVENT_IRQ) val |= DMA_USER_INT_ENABLE;
  42. nwl_write_register(val, ctx, ctx->base_addr, REG_DMA_CTRL_STATUS);
  43. ctx->irq_enabled = type;
  44. return 0;
  45. }
  46. int dma_nwl_disable_irq(pcilib_dma_context_t *vctx, pcilib_dma_flags_t flags) {
  47. uint32_t val;
  48. nwl_dma_t *ctx = (nwl_dma_t*)vctx;
  49. ctx->irq_enabled = 0;
  50. nwl_read_register(val, ctx, ctx->base_addr, REG_DMA_CTRL_STATUS);
  51. if (!ctx->irq_started) dma_nwl_init_irq(ctx, val);
  52. val &= ~(DMA_INT_ENABLE|DMA_USER_INT_ENABLE);
  53. nwl_write_register(val, ctx, ctx->base_addr, REG_DMA_CTRL_STATUS);
  54. if (flags&PCILIB_DMA_FLAG_PERSISTENT) ctx->irq_preserve = 0;
  55. return 0;
  56. }
  57. int dma_nwl_enable_engine_irq(nwl_dma_t *ctx, pcilib_dma_engine_t dma) {
  58. uint32_t val;
  59. dma_nwl_enable_irq((pcilib_dma_context_t*)ctx, PCILIB_DMA_IRQ, 0);
  60. nwl_read_register(val, ctx, ctx->engines[dma].base_addr, REG_DMA_ENG_CTRL_STATUS);
  61. val |= (DMA_ENG_INT_ENABLE);
  62. nwl_write_register(val, ctx, ctx->engines[dma].base_addr, REG_DMA_ENG_CTRL_STATUS);
  63. return 0;
  64. }
  65. int dma_nwl_disable_engine_irq(nwl_dma_t *ctx, pcilib_dma_engine_t dma) {
  66. uint32_t val;
  67. nwl_read_register(val, ctx, ctx->engines[dma].base_addr, REG_DMA_ENG_CTRL_STATUS);
  68. val &= ~(DMA_ENG_INT_ENABLE);
  69. nwl_write_register(val, ctx, ctx->engines[dma].base_addr, REG_DMA_ENG_CTRL_STATUS);
  70. return 0;
  71. }
  72. int dma_nwl_acknowledge_irq(pcilib_dma_context_t *vctx, pcilib_irq_type_t irq_type, pcilib_irq_source_t irq_source) {
  73. uint32_t val;
  74. nwl_dma_t *ctx = (nwl_dma_t*)vctx;
  75. pcilib_nwl_engine_context_t *ectx = ctx->engines + irq_source;
  76. if (irq_type != PCILIB_DMA_IRQ) return PCILIB_ERROR_NOTSUPPORTED;
  77. if (irq_source >= ctx->dmactx.pcilib->num_engines) return PCILIB_ERROR_NOTAVAILABLE;
  78. nwl_read_register(val, ctx, ectx->base_addr, REG_DMA_ENG_CTRL_STATUS);
  79. if (val & DMA_ENG_INT_ACTIVE_MASK) {
  80. val |= DMA_ENG_ALLINT_MASK;
  81. nwl_write_register(val, ctx, ectx->base_addr, REG_DMA_ENG_CTRL_STATUS);
  82. }
  83. return 0;
  84. }